commit
e7998ed4c2
@ -1565,10 +1565,6 @@ fieldset/APB1ENR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: FMPI2C1 clock enable
|
description: FMPI2C1 clock enable
|
||||||
name: FMPI2C1EN
|
name: FMPI2C1EN
|
||||||
- bit_offset: 9
|
|
||||||
bit_size: 1
|
|
||||||
description: LPTimer 1 clock enable
|
|
||||||
name: LPTIMER1EN
|
|
||||||
- bit_offset: 27
|
- bit_offset: 27
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: CAN 3 clock enable
|
description: CAN 3 clock enable
|
||||||
@ -1696,18 +1692,6 @@ fieldset/APB1LPENR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: FMPI2C1 clock enable during Sleep
|
description: FMPI2C1 clock enable during Sleep
|
||||||
name: FMPI2C1LPEN
|
name: FMPI2C1LPEN
|
||||||
- bit_offset: 9
|
|
||||||
bit_size: 1
|
|
||||||
description: TIM14 clock enable during Sleep mode
|
|
||||||
name: LPTIMER1LPEN
|
|
||||||
- bit_offset: 19
|
|
||||||
bit_size: 1
|
|
||||||
description: USART4 clock enable during Sleep mode
|
|
||||||
name: USART4LPEN
|
|
||||||
- bit_offset: 20
|
|
||||||
bit_size: 1
|
|
||||||
description: USART5 clock enable during Sleep mode
|
|
||||||
name: USART5LPEN
|
|
||||||
- bit_offset: 27
|
- bit_offset: 27
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: CAN3 clock enable during Sleep mode
|
description: CAN3 clock enable during Sleep mode
|
||||||
@ -1802,14 +1786,14 @@ fieldset/APB1RSTR:
|
|||||||
- bit_offset: 18
|
- bit_offset: 18
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USART 3 reset
|
description: USART 3 reset
|
||||||
name: UART3RST
|
name: USART3RST
|
||||||
- bit_offset: 19
|
- bit_offset: 19
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USART 4 reset
|
description: UART 4 reset
|
||||||
name: UART4RST
|
name: UART4RST
|
||||||
- bit_offset: 20
|
- bit_offset: 20
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USART 5 reset
|
description: UART 5 reset
|
||||||
name: UART5RST
|
name: UART5RST
|
||||||
- bit_offset: 25
|
- bit_offset: 25
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
@ -1831,22 +1815,6 @@ fieldset/APB1RSTR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: FMPI2C1 reset
|
description: FMPI2C1 reset
|
||||||
name: FMPI2C1RST
|
name: FMPI2C1RST
|
||||||
- bit_offset: 18
|
|
||||||
bit_size: 1
|
|
||||||
description: USART3RST
|
|
||||||
name: USART3RST
|
|
||||||
- bit_offset: 9
|
|
||||||
bit_size: 1
|
|
||||||
description: LPTimer1 reset
|
|
||||||
name: LPTIMER1RST
|
|
||||||
- bit_offset: 19
|
|
||||||
bit_size: 1
|
|
||||||
description: USART4 reset
|
|
||||||
name: USART4RST
|
|
||||||
- bit_offset: 20
|
|
||||||
bit_size: 1
|
|
||||||
description: USART5 reset
|
|
||||||
name: USART5RST
|
|
||||||
- bit_offset: 27
|
- bit_offset: 27
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: CAN 3 reset
|
description: CAN 3 reset
|
||||||
@ -2041,18 +2009,10 @@ fieldset/APB2LPENR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART9 clock enable during Sleep mode
|
description: UART9 clock enable during Sleep mode
|
||||||
name: UART9LPEN
|
name: UART9LPEN
|
||||||
- bit_offset: 6
|
|
||||||
bit_size: 1
|
|
||||||
description: USART9 clock enable during Sleep mode
|
|
||||||
name: USART9LPEN
|
|
||||||
- bit_offset: 7
|
- bit_offset: 7
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART10 clock enable during Sleep mode
|
description: UART10 clock enable during Sleep mode
|
||||||
name: UART10LPEN
|
name: UART10LPEN
|
||||||
- bit_offset: 7
|
|
||||||
bit_size: 1
|
|
||||||
description: USART10 clock enable during Sleep mode
|
|
||||||
name: USART10LPEN
|
|
||||||
- bit_offset: 22
|
- bit_offset: 22
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: SAI1 clock enable during Sleep mode
|
description: SAI1 clock enable during Sleep mode
|
||||||
@ -2140,14 +2100,6 @@ fieldset/APB2RSTR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART9 reset
|
description: UART9 reset
|
||||||
name: UART9RST
|
name: UART9RST
|
||||||
- bit_offset: 6
|
|
||||||
bit_size: 1
|
|
||||||
description: USART9 reset
|
|
||||||
name: USART9RST
|
|
||||||
- bit_offset: 7
|
|
||||||
bit_size: 1
|
|
||||||
description: USART10 reset
|
|
||||||
name: SART10RST
|
|
||||||
- bit_offset: 7
|
- bit_offset: 7
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART10 reset
|
description: UART10 reset
|
||||||
|
@ -816,20 +816,11 @@ fieldset/APB1RSTR:
|
|||||||
description: I2C2 reset
|
description: I2C2 reset
|
||||||
enum_write: LPTIMRSTW
|
enum_write: LPTIMRSTW
|
||||||
name: I2C2RST
|
name: I2C2RST
|
||||||
- bit_offset: 27
|
|
||||||
bit_size: 1
|
|
||||||
description: CRC reset
|
|
||||||
enum_write: LPTIMRSTW
|
|
||||||
name: CRCRST
|
|
||||||
- bit_offset: 28
|
- bit_offset: 28
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: Power interface reset
|
description: Power interface reset
|
||||||
enum_write: LPTIMRSTW
|
enum_write: LPTIMRSTW
|
||||||
name: PWRRST
|
name: PWRRST
|
||||||
- bit_offset: 30
|
|
||||||
bit_size: 1
|
|
||||||
description: I2C3 reset
|
|
||||||
name: I2C3
|
|
||||||
- bit_offset: 31
|
- bit_offset: 31
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: Low power timer reset
|
description: Low power timer reset
|
||||||
@ -840,16 +831,6 @@ fieldset/APB1RSTR:
|
|||||||
description: I2C3 reset
|
description: I2C3 reset
|
||||||
enum_write: LPTIMRSTW
|
enum_write: LPTIMRSTW
|
||||||
name: I2C3RST
|
name: I2C3RST
|
||||||
- bit_offset: 11
|
|
||||||
bit_size: 1
|
|
||||||
description: Window watchdog reset
|
|
||||||
enum_write: LPTIMRSTW
|
|
||||||
name: WWDRST
|
|
||||||
- bit_offset: 17
|
|
||||||
bit_size: 1
|
|
||||||
description: UART2 reset
|
|
||||||
enum_write: LPTIMRSTW
|
|
||||||
name: LPUART12RST
|
|
||||||
- bit_offset: 23
|
- bit_offset: 23
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USB reset
|
description: USB reset
|
||||||
|
@ -338,10 +338,6 @@ fieldset/AHB2ENR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: HASH clock enable
|
description: HASH clock enable
|
||||||
name: HASHEN
|
name: HASHEN
|
||||||
- bit_offset: 17
|
|
||||||
bit_size: 1
|
|
||||||
description: HASH clock enable
|
|
||||||
name: HASH1EN
|
|
||||||
- bit_offset: 18
|
- bit_offset: 18
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: Random Number Generator clock enable
|
description: Random Number Generator clock enable
|
||||||
@ -413,10 +409,6 @@ fieldset/AHB2RSTR:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: Hash reset
|
description: Hash reset
|
||||||
name: HASHRST
|
name: HASHRST
|
||||||
- bit_offset: 17
|
|
||||||
bit_size: 1
|
|
||||||
description: Hash reset
|
|
||||||
name: HASH1RST
|
|
||||||
- bit_offset: 18
|
- bit_offset: 18
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: Random number generator reset
|
description: Random number generator reset
|
||||||
@ -600,14 +592,10 @@ fieldset/APB1ENR1:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: SPI2 clock enable
|
description: SPI2 clock enable
|
||||||
name: SPI2EN
|
name: SPI2EN
|
||||||
- bit_offset: 15
|
|
||||||
bit_size: 1
|
|
||||||
description: SPI peripheral 3 clock enable
|
|
||||||
name: SPI3EN
|
|
||||||
- bit_offset: 15
|
- bit_offset: 15
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: SPI3 clock enable
|
description: SPI3 clock enable
|
||||||
name: SP3EN
|
name: SPI3EN
|
||||||
- bit_offset: 17
|
- bit_offset: 17
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USART2 clock enable
|
description: USART2 clock enable
|
||||||
@ -644,10 +632,6 @@ fieldset/APB1ENR1:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: CAN1 clock enable
|
description: CAN1 clock enable
|
||||||
name: CAN1EN
|
name: CAN1EN
|
||||||
- bit_offset: 26
|
|
||||||
bit_size: 1
|
|
||||||
description: USB FS clock enable
|
|
||||||
name: USBF
|
|
||||||
- bit_offset: 26
|
- bit_offset: 26
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: USB FS clock enable
|
description: USB FS clock enable
|
||||||
@ -746,10 +730,6 @@ fieldset/APB1RSTR1:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART4 reset
|
description: UART4 reset
|
||||||
name: UART4RST
|
name: UART4RST
|
||||||
- bit_offset: 19
|
|
||||||
bit_size: 1
|
|
||||||
description: USART4 reset.
|
|
||||||
name: USART4RST
|
|
||||||
- bit_offset: 20
|
- bit_offset: 20
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART5 reset
|
description: UART5 reset
|
||||||
@ -876,10 +856,6 @@ fieldset/APB1SMENR1:
|
|||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART4 clocks enable during Sleep and Stop modes
|
description: UART4 clocks enable during Sleep and Stop modes
|
||||||
name: UART4SMEN
|
name: UART4SMEN
|
||||||
- bit_offset: 19
|
|
||||||
bit_size: 1
|
|
||||||
description: USART4 clocks enable during Sleep and Stop modes
|
|
||||||
name: USART4SMEN
|
|
||||||
- bit_offset: 20
|
- bit_offset: 20
|
||||||
bit_size: 1
|
bit_size: 1
|
||||||
description: UART5 clocks enable during Sleep and Stop modes
|
description: UART5 clocks enable during Sleep and Stop modes
|
||||||
@ -1210,10 +1186,6 @@ fieldset/CCIPR:
|
|||||||
bit_size: 2
|
bit_size: 2
|
||||||
description: UART4 clock source selection
|
description: UART4 clock source selection
|
||||||
name: UART4SEL
|
name: UART4SEL
|
||||||
- bit_offset: 6
|
|
||||||
bit_size: 2
|
|
||||||
description: USART4 clock source selection
|
|
||||||
name: USART4SEL
|
|
||||||
- bit_offset: 8
|
- bit_offset: 8
|
||||||
bit_size: 2
|
bit_size: 2
|
||||||
description: UART5 clock source selection
|
description: UART5 clock source selection
|
||||||
|
Loading…
x
Reference in New Issue
Block a user