957 lines
25 KiB
YAML
957 lines
25 KiB
YAML
---
|
|
block/RCC:
|
|
description: Reset and clock control
|
|
items:
|
|
- name: CR
|
|
description: Clock control register
|
|
byte_offset: 0
|
|
fieldset: CR
|
|
- name: ICSCR
|
|
description: Internal clock sources calibration register
|
|
byte_offset: 4
|
|
fieldset: ICSCR
|
|
- name: CFGR
|
|
description: Clock configuration register
|
|
byte_offset: 8
|
|
fieldset: CFGR
|
|
- name: PLLSYSCFGR
|
|
description: PLL configuration register
|
|
byte_offset: 12
|
|
fieldset: PLLSYSCFGR
|
|
- name: CIER
|
|
description: Clock interrupt enable register
|
|
byte_offset: 24
|
|
fieldset: CIER
|
|
- name: CIFR
|
|
description: Clock interrupt flag register
|
|
byte_offset: 28
|
|
access: Read
|
|
fieldset: CIFR
|
|
- name: CICR
|
|
description: Clock interrupt clear register
|
|
byte_offset: 32
|
|
access: Write
|
|
fieldset: CICR
|
|
- name: GPIORSTR
|
|
description: GPIO reset register
|
|
byte_offset: 36
|
|
fieldset: GPIORSTR
|
|
- name: AHBRSTR
|
|
description: AHB peripheral reset register
|
|
byte_offset: 40
|
|
fieldset: AHBRSTR
|
|
- name: APBRSTR1
|
|
description: APB peripheral reset register 1
|
|
byte_offset: 44
|
|
fieldset: APBRSTR1
|
|
- name: APBRSTR2
|
|
description: APB peripheral reset register 2
|
|
byte_offset: 48
|
|
fieldset: APBRSTR2
|
|
- name: GPIOENR
|
|
description: GPIO clock enable register
|
|
byte_offset: 52
|
|
fieldset: GPIOENR
|
|
- name: AHBENR
|
|
description: AHB peripheral clock enable register
|
|
byte_offset: 56
|
|
fieldset: AHBENR
|
|
- name: APBENR1
|
|
description: APB peripheral clock enable register 1
|
|
byte_offset: 60
|
|
fieldset: APBENR1
|
|
- name: APBENR2
|
|
description: APB peripheral clock enable register 2
|
|
byte_offset: 64
|
|
fieldset: APBENR2
|
|
- name: GPIOSMENR
|
|
description: GPIO in Sleep mode clock enable register
|
|
byte_offset: 68
|
|
fieldset: GPIOSMENR
|
|
- name: AHBSMENR
|
|
description: AHB peripheral clock enable in Sleep mode register
|
|
byte_offset: 72
|
|
fieldset: AHBSMENR
|
|
- name: APBSMENR1
|
|
description: APB peripheral clock enable in Sleep mode register 1
|
|
byte_offset: 76
|
|
fieldset: APBSMENR1
|
|
- name: APBSMENR2
|
|
description: APB peripheral clock enable in Sleep mode register 2
|
|
byte_offset: 80
|
|
fieldset: APBSMENR2
|
|
- name: CCIPR
|
|
description: Peripherals independent clock configuration register
|
|
byte_offset: 84
|
|
fieldset: CCIPR
|
|
- name: BDCR
|
|
description: RTC domain control register
|
|
byte_offset: 92
|
|
fieldset: BDCR
|
|
- name: CSR
|
|
description: Control/status register
|
|
byte_offset: 96
|
|
fieldset: CSR
|
|
fieldset/AHBENR:
|
|
description: AHB peripheral clock enable register
|
|
fields:
|
|
- name: DMAEN
|
|
description: DMA clock enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: FLASHEN
|
|
description: Flash memory interface clock enable
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: CRCEN
|
|
description: CRC clock enable
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: AESEN
|
|
description: AES hardware accelerator
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: RNGEN
|
|
description: Random number generator clock enable
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
fieldset/AHBRSTR:
|
|
description: AHB peripheral reset register
|
|
fields:
|
|
- name: DMARST
|
|
description: DMA1 reset
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: FLASHRST
|
|
description: FLITF reset
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: CRCRST
|
|
description: CRC reset
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: AESRST
|
|
description: AES hardware accelerator reset
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: RNGRST
|
|
description: Random number generator reset
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
fieldset/AHBSMENR:
|
|
description: AHB peripheral clock enable in Sleep mode register
|
|
fields:
|
|
- name: DMASMEN
|
|
description: DMA clock enable during Sleep mode
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: FLASHSMEN
|
|
description: Flash memory interface clock enable during Sleep mode
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: SRAMSMEN
|
|
description: SRAM clock enable during Sleep mode
|
|
bit_offset: 9
|
|
bit_size: 1
|
|
- name: CRCSMEN
|
|
description: CRC clock enable during Sleep mode
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: AESSMEN
|
|
description: AES hardware accelerator clock enable during Sleep mode
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: RNGSMEN
|
|
description: Random number generator clock enable during Sleep mode
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
fieldset/APBENR1:
|
|
description: APB peripheral clock enable register 1
|
|
fields:
|
|
- name: TIM2EN
|
|
description: TIM2 timer clock enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM3EN
|
|
description: TIM3 timer clock enable
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: TIM6EN
|
|
description: TIM6 timer clock enable
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: TIM7EN
|
|
description: TIM7 timer clock enable
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: RTCAPBEN
|
|
description: RTC APB clock enable
|
|
bit_offset: 10
|
|
bit_size: 1
|
|
- name: WWDGEN
|
|
description: WWDG clock enable
|
|
bit_offset: 11
|
|
bit_size: 1
|
|
- name: SPI2EN
|
|
description: SPI2 clock enable
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: USART2EN
|
|
description: USART2 clock enable
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: USART3EN
|
|
description: USART3 clock enable
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: USART4EN
|
|
description: USART4 clock enable
|
|
bit_offset: 19
|
|
bit_size: 1
|
|
- name: LPUART1EN
|
|
description: LPUART1 clock enable
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
- name: I2C1EN
|
|
description: I2C1 clock enable
|
|
bit_offset: 21
|
|
bit_size: 1
|
|
- name: I2C2EN
|
|
description: I2C2 clock enable
|
|
bit_offset: 22
|
|
bit_size: 1
|
|
- name: CECEN
|
|
description: HDMI CEC clock enable
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: UCPD1EN
|
|
description: UCPD1 clock enable
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
- name: UCPD2EN
|
|
description: UCPD2 clock enable
|
|
bit_offset: 26
|
|
bit_size: 1
|
|
- name: DBGEN
|
|
description: Debug support clock enable
|
|
bit_offset: 27
|
|
bit_size: 1
|
|
- name: PWREN
|
|
description: Power interface clock enable
|
|
bit_offset: 28
|
|
bit_size: 1
|
|
- name: DAC1EN
|
|
description: DAC1 interface clock enable
|
|
bit_offset: 29
|
|
bit_size: 1
|
|
- name: LPTIM2EN
|
|
description: LPTIM2 clock enable
|
|
bit_offset: 30
|
|
bit_size: 1
|
|
- name: LPTIM1EN
|
|
description: LPTIM1 clock enable
|
|
bit_offset: 31
|
|
bit_size: 1
|
|
fieldset/APBENR2:
|
|
description: APB peripheral clock enable register 2
|
|
fields:
|
|
- name: SYSCFGEN
|
|
description: "SYSCFG, COMP and VREFBUF clock enable"
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM1EN
|
|
description: TIM1 timer clock enable
|
|
bit_offset: 11
|
|
bit_size: 1
|
|
- name: SPI1EN
|
|
description: SPI1 clock enable
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: USART1EN
|
|
description: USART1 clock enable
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: TIM14EN
|
|
description: TIM14 timer clock enable
|
|
bit_offset: 15
|
|
bit_size: 1
|
|
- name: TIM15EN
|
|
description: TIM15 timer clock enable
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: TIM16EN
|
|
description: TIM16 timer clock enable
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: TIM17EN
|
|
description: TIM16 timer clock enable
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: ADCEN
|
|
description: ADC clock enable
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
fieldset/APBRSTR1:
|
|
description: APB peripheral reset register 1
|
|
fields:
|
|
- name: TIM2RST
|
|
description: TIM2 timer reset
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM3RST
|
|
description: TIM3 timer reset
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: TIM6RST
|
|
description: TIM6 timer reset
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: TIM7RST
|
|
description: TIM7 timer reset
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: SPI2RST
|
|
description: SPI2 reset
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: USART2RST
|
|
description: USART2 reset
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: USART3RST
|
|
description: USART3 reset
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: USART4RST
|
|
description: USART4 reset
|
|
bit_offset: 19
|
|
bit_size: 1
|
|
- name: LPUART1RST
|
|
description: LPUART1 reset
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
- name: I2C1RST
|
|
description: I2C1 reset
|
|
bit_offset: 21
|
|
bit_size: 1
|
|
- name: I2C2RST
|
|
description: I2C2 reset
|
|
bit_offset: 22
|
|
bit_size: 1
|
|
- name: CECRST
|
|
description: HDMI CEC reset
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: UCPD1RST
|
|
description: UCPD1 reset
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
- name: UCPD2RST
|
|
description: UCPD2 reset
|
|
bit_offset: 26
|
|
bit_size: 1
|
|
- name: DBGRST
|
|
description: Debug support reset
|
|
bit_offset: 27
|
|
bit_size: 1
|
|
- name: PWRRST
|
|
description: Power interface reset
|
|
bit_offset: 28
|
|
bit_size: 1
|
|
- name: DAC1RST
|
|
description: DAC1 interface reset
|
|
bit_offset: 29
|
|
bit_size: 1
|
|
- name: LPTIM2RST
|
|
description: Low Power Timer 2 reset
|
|
bit_offset: 30
|
|
bit_size: 1
|
|
- name: LPTIM1RST
|
|
description: Low Power Timer 1 reset
|
|
bit_offset: 31
|
|
bit_size: 1
|
|
fieldset/APBRSTR2:
|
|
description: APB peripheral reset register 2
|
|
fields:
|
|
- name: SYSCFGRST
|
|
description: "SYSCFG, COMP and VREFBUF reset"
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM1RST
|
|
description: TIM1 timer reset
|
|
bit_offset: 11
|
|
bit_size: 1
|
|
- name: SPI1RST
|
|
description: SPI1 reset
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: USART1RST
|
|
description: USART1 reset
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: TIM14RST
|
|
description: TIM14 timer reset
|
|
bit_offset: 15
|
|
bit_size: 1
|
|
- name: TIM15RST
|
|
description: TIM15 timer reset
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: TIM16RST
|
|
description: TIM16 timer reset
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: TIM17RST
|
|
description: TIM17 timer reset
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: ADCRST
|
|
description: ADC reset
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
fieldset/APBSMENR1:
|
|
description: APB peripheral clock enable in Sleep mode register 1
|
|
fields:
|
|
- name: TIM2SMEN
|
|
description: TIM2 timer clock enable during Sleep mode
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM3SMEN
|
|
description: TIM3 timer clock enable during Sleep mode
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: TIM6SMEN
|
|
description: TIM6 timer clock enable during Sleep mode
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: TIM7SMEN
|
|
description: TIM7 timer clock enable during Sleep mode
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: RTCAPBSMEN
|
|
description: RTC APB clock enable during Sleep mode
|
|
bit_offset: 10
|
|
bit_size: 1
|
|
- name: WWDGSMEN
|
|
description: WWDG clock enable during Sleep mode
|
|
bit_offset: 11
|
|
bit_size: 1
|
|
- name: SPI2SMEN
|
|
description: SPI2 clock enable during Sleep mode
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: USART2SMEN
|
|
description: USART2 clock enable during Sleep mode
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: USART3SMEN
|
|
description: USART3 clock enable during Sleep mode
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: USART4SMEN
|
|
description: USART4 clock enable during Sleep mode
|
|
bit_offset: 19
|
|
bit_size: 1
|
|
- name: LPUART1SMEN
|
|
description: LPUART1 clock enable during Sleep mode
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
- name: I2C1SMEN
|
|
description: I2C1 clock enable during Sleep mode
|
|
bit_offset: 21
|
|
bit_size: 1
|
|
- name: I2C2SMEN
|
|
description: I2C2 clock enable during Sleep mode
|
|
bit_offset: 22
|
|
bit_size: 1
|
|
- name: CECSMEN
|
|
description: HDMI CEC clock enable during Sleep mode
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: UCPD1SMEN
|
|
description: UCPD1 clock enable during Sleep mode
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
- name: UCPD2SMEN
|
|
description: UCPD2 clock enable during Sleep mode
|
|
bit_offset: 26
|
|
bit_size: 1
|
|
- name: DBGSMEN
|
|
description: Debug support clock enable during Sleep mode
|
|
bit_offset: 27
|
|
bit_size: 1
|
|
- name: PWRSMEN
|
|
description: Power interface clock enable during Sleep mode
|
|
bit_offset: 28
|
|
bit_size: 1
|
|
- name: DAC1SMEN
|
|
description: DAC1 interface clock enable during Sleep mode
|
|
bit_offset: 29
|
|
bit_size: 1
|
|
- name: LPTIM2SMEN
|
|
description: Low Power Timer 2 clock enable during Sleep mode
|
|
bit_offset: 30
|
|
bit_size: 1
|
|
- name: LPTIM1SMEN
|
|
description: Low Power Timer 1 clock enable during Sleep mode
|
|
bit_offset: 31
|
|
bit_size: 1
|
|
fieldset/APBSMENR2:
|
|
description: APB peripheral clock enable in Sleep mode register 2
|
|
fields:
|
|
- name: SYSCFGSMEN
|
|
description: "SYSCFG, COMP and VREFBUF clock enable during Sleep mode"
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: TIM1SMEN
|
|
description: TIM1 timer clock enable during Sleep mode
|
|
bit_offset: 11
|
|
bit_size: 1
|
|
- name: SPI1SMEN
|
|
description: SPI1 clock enable during Sleep mode
|
|
bit_offset: 12
|
|
bit_size: 1
|
|
- name: USART1SMEN
|
|
description: USART1 clock enable during Sleep mode
|
|
bit_offset: 14
|
|
bit_size: 1
|
|
- name: TIM14SMEN
|
|
description: TIM14 timer clock enable during Sleep mode
|
|
bit_offset: 15
|
|
bit_size: 1
|
|
- name: TIM15SMEN
|
|
description: TIM15 timer clock enable during Sleep mode
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: TIM16SMEN
|
|
description: TIM16 timer clock enable during Sleep mode
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: TIM17SMEN
|
|
description: TIM16 timer clock enable during Sleep mode
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: ADCSMEN
|
|
description: ADC clock enable during Sleep mode
|
|
bit_offset: 20
|
|
bit_size: 1
|
|
fieldset/BDCR:
|
|
description: RTC domain control register
|
|
fields:
|
|
- name: LSEON
|
|
description: LSE oscillator enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: LSERDY
|
|
description: LSE oscillator ready
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: LSEBYP
|
|
description: LSE oscillator bypass
|
|
bit_offset: 2
|
|
bit_size: 1
|
|
- name: LSEDRV
|
|
description: LSE oscillator drive capability
|
|
bit_offset: 3
|
|
bit_size: 2
|
|
- name: LSECSSON
|
|
description: CSS on LSE enable
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: LSECSSD
|
|
description: CSS on LSE failure Detection
|
|
bit_offset: 6
|
|
bit_size: 1
|
|
- name: RTCSEL
|
|
description: RTC clock source selection
|
|
bit_offset: 8
|
|
bit_size: 2
|
|
- name: RTCEN
|
|
description: RTC clock enable
|
|
bit_offset: 15
|
|
bit_size: 1
|
|
- name: BDRST
|
|
description: RTC domain software reset
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: LSCOEN
|
|
description: Low-speed clock output (LSCO) enable
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: LSCOSEL
|
|
description: Low-speed clock output selection
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
fieldset/CCIPR:
|
|
description: Peripherals independent clock configuration register
|
|
fields:
|
|
- name: USART1SEL
|
|
description: USART1 clock source selection
|
|
bit_offset: 0
|
|
bit_size: 2
|
|
- name: USART2SEL
|
|
description: USART2 clock source selection
|
|
bit_offset: 2
|
|
bit_size: 2
|
|
- name: CECSEL
|
|
description: HDMI CEC clock source selection
|
|
bit_offset: 6
|
|
bit_size: 1
|
|
- name: LPUART1SEL
|
|
description: LPUART1 clock source selection
|
|
bit_offset: 10
|
|
bit_size: 2
|
|
- name: I2C1SEL
|
|
description: I2C1 clock source selection
|
|
bit_offset: 12
|
|
bit_size: 2
|
|
- name: I2S2SEL
|
|
description: I2S1 clock source selection
|
|
bit_offset: 14
|
|
bit_size: 2
|
|
- name: LPTIM1SEL
|
|
description: LPTIM1 clock source selection
|
|
bit_offset: 18
|
|
bit_size: 2
|
|
- name: LPTIM2SEL
|
|
description: LPTIM2 clock source selection
|
|
bit_offset: 20
|
|
bit_size: 2
|
|
- name: TIM1SEL
|
|
description: TIM1 clock source selection
|
|
bit_offset: 22
|
|
bit_size: 1
|
|
- name: TIM15SEL
|
|
description: TIM15 clock source selection
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: RNGSEL
|
|
description: RNG clock source selection
|
|
bit_offset: 26
|
|
bit_size: 2
|
|
- name: RNGDIV
|
|
description: Division factor of RNG clock divider
|
|
bit_offset: 28
|
|
bit_size: 2
|
|
- name: ADCSEL
|
|
description: ADCs clock source selection
|
|
bit_offset: 30
|
|
bit_size: 2
|
|
fieldset/CFGR:
|
|
description: Clock configuration register
|
|
fields:
|
|
- name: SW
|
|
description: System clock switch
|
|
bit_offset: 0
|
|
bit_size: 3
|
|
- name: SWS
|
|
description: System clock switch status
|
|
bit_offset: 3
|
|
bit_size: 3
|
|
- name: HPRE
|
|
description: AHB prescaler
|
|
bit_offset: 8
|
|
bit_size: 4
|
|
- name: PPRE
|
|
description: APB prescaler
|
|
bit_offset: 12
|
|
bit_size: 3
|
|
- name: MCOSEL
|
|
description: Microcontroller clock output
|
|
bit_offset: 24
|
|
bit_size: 3
|
|
- name: MCOPRE
|
|
description: Microcontroller clock output prescaler
|
|
bit_offset: 28
|
|
bit_size: 3
|
|
fieldset/CICR:
|
|
description: Clock interrupt clear register
|
|
fields:
|
|
- name: LSIRDYC
|
|
description: LSI ready interrupt clear
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: LSERDYC
|
|
description: LSE ready interrupt clear
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: HSIRDYC
|
|
description: HSI ready interrupt clear
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: HSERDYC
|
|
description: HSE ready interrupt clear
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: PLLSYSRDYC
|
|
description: PLL ready interrupt clear
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: CSSC
|
|
description: Clock security system interrupt clear
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: LSECSSC
|
|
description: LSE Clock security system interrupt clear
|
|
bit_offset: 9
|
|
bit_size: 1
|
|
fieldset/CIER:
|
|
description: Clock interrupt enable register
|
|
fields:
|
|
- name: LSIRDYIE
|
|
description: LSI ready interrupt enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: LSERDYIE
|
|
description: LSE ready interrupt enable
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: HSIRDYIE
|
|
description: HSI ready interrupt enable
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: HSERDYIE
|
|
description: HSE ready interrupt enable
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: PLLSYSRDYIE
|
|
description: PLL ready interrupt enable
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
fieldset/CIFR:
|
|
description: Clock interrupt flag register
|
|
fields:
|
|
- name: LSIRDYF
|
|
description: LSI ready interrupt flag
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: LSERDYF
|
|
description: LSE ready interrupt flag
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: HSIRDYF
|
|
description: HSI ready interrupt flag
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: HSERDYF
|
|
description: HSE ready interrupt flag
|
|
bit_offset: 4
|
|
bit_size: 1
|
|
- name: PLLSYSRDYF
|
|
description: PLL ready interrupt flag
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
- name: CSSF
|
|
description: Clock security system interrupt flag
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: LSECSSF
|
|
description: LSE Clock security system interrupt flag
|
|
bit_offset: 9
|
|
bit_size: 1
|
|
fieldset/CR:
|
|
description: Clock control register
|
|
fields:
|
|
- name: HSION
|
|
description: HSI16 clock enable
|
|
bit_offset: 8
|
|
bit_size: 1
|
|
- name: HSIKERON
|
|
description: HSI16 always enable for peripheral kernels
|
|
bit_offset: 9
|
|
bit_size: 1
|
|
- name: HSIRDY
|
|
description: HSI16 clock ready flag
|
|
bit_offset: 10
|
|
bit_size: 1
|
|
- name: HSIDIV
|
|
description: HSI16 clock division factor
|
|
bit_offset: 11
|
|
bit_size: 3
|
|
- name: HSEON
|
|
description: HSE clock enable
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: HSERDY
|
|
description: HSE clock ready flag
|
|
bit_offset: 17
|
|
bit_size: 1
|
|
- name: HSEBYP
|
|
description: HSE crystal oscillator bypass
|
|
bit_offset: 18
|
|
bit_size: 1
|
|
- name: CSSON
|
|
description: Clock security system enable
|
|
bit_offset: 19
|
|
bit_size: 1
|
|
- name: PLLON
|
|
description: PLL enable
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: PLLRDY
|
|
description: PLL clock ready flag
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
fieldset/CSR:
|
|
description: Control/status register
|
|
fields:
|
|
- name: LSION
|
|
description: LSI oscillator enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: LSIRDY
|
|
description: LSI oscillator ready
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: RMVF
|
|
description: Remove reset flags
|
|
bit_offset: 23
|
|
bit_size: 1
|
|
- name: OBLRSTF
|
|
description: Option byte loader reset flag
|
|
bit_offset: 25
|
|
bit_size: 1
|
|
- name: PINRSTF
|
|
description: Pin reset flag
|
|
bit_offset: 26
|
|
bit_size: 1
|
|
- name: PWRRSTF
|
|
description: BOR or POR/PDR flag
|
|
bit_offset: 27
|
|
bit_size: 1
|
|
- name: SFTRSTF
|
|
description: Software reset flag
|
|
bit_offset: 28
|
|
bit_size: 1
|
|
- name: IWDGRSTF
|
|
description: Independent window watchdog reset flag
|
|
bit_offset: 29
|
|
bit_size: 1
|
|
- name: WWDGRSTF
|
|
description: Window watchdog reset flag
|
|
bit_offset: 30
|
|
bit_size: 1
|
|
- name: LPWRRSTF
|
|
description: Low-power reset flag
|
|
bit_offset: 31
|
|
bit_size: 1
|
|
fieldset/ICSCR:
|
|
description: Internal clock sources calibration register
|
|
fields:
|
|
- name: HSICAL
|
|
description: HSI16 clock calibration
|
|
bit_offset: 0
|
|
bit_size: 8
|
|
- name: HSITRIM
|
|
description: HSI16 clock trimming
|
|
bit_offset: 8
|
|
bit_size: 7
|
|
fieldset/GPIOENR:
|
|
description: GPIO clock enable register
|
|
fields:
|
|
- name: GPIOAEN
|
|
description: I/O port A clock enable
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: GPIOBEN
|
|
description: I/O port B clock enable
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: GPIOCEN
|
|
description: I/O port C clock enable
|
|
bit_offset: 2
|
|
bit_size: 1
|
|
- name: GPIODEN
|
|
description: I/O port D clock enable
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: GPIOFEN
|
|
description: I/O port F clock enable
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
fieldset/GPIORSTR:
|
|
description: GPIO reset register
|
|
fields:
|
|
- name: GPIOARST
|
|
description: I/O port A reset
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: GPIOBRST
|
|
description: I/O port B reset
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: GPIOCRST
|
|
description: I/O port C reset
|
|
bit_offset: 2
|
|
bit_size: 1
|
|
- name: GPIODRST
|
|
description: I/O port D reset
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: GPIOFRST
|
|
description: I/O port F reset
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
fieldset/GPIOSMENR:
|
|
description: GPIO in Sleep mode clock enable register
|
|
fields:
|
|
- name: GPIOASMEN
|
|
description: I/O port A clock enable during Sleep mode
|
|
bit_offset: 0
|
|
bit_size: 1
|
|
- name: GPIOBSMEN
|
|
description: I/O port B clock enable during Sleep mode
|
|
bit_offset: 1
|
|
bit_size: 1
|
|
- name: GPIOCSMEN
|
|
description: I/O port C clock enable during Sleep mode
|
|
bit_offset: 2
|
|
bit_size: 1
|
|
- name: GPIODSMEN
|
|
description: I/O port D clock enable during Sleep mode
|
|
bit_offset: 3
|
|
bit_size: 1
|
|
- name: GPIOFSMEN
|
|
description: I/O port F clock enable during Sleep mode
|
|
bit_offset: 5
|
|
bit_size: 1
|
|
fieldset/PLLSYSCFGR:
|
|
description: PLL configuration register
|
|
fields:
|
|
- name: PLLSRC
|
|
description: PLL input clock source
|
|
bit_offset: 0
|
|
bit_size: 2
|
|
- name: PLLM
|
|
description: Division factor M of the PLL input clock divider
|
|
bit_offset: 4
|
|
bit_size: 3
|
|
- name: PLLN
|
|
description: PLL frequency multiplication factor N
|
|
bit_offset: 8
|
|
bit_size: 7
|
|
- name: PLLPEN
|
|
description: PLLPCLK clock output enable
|
|
bit_offset: 16
|
|
bit_size: 1
|
|
- name: PLLP
|
|
description: PLL VCO division factor P for PLLPCLK clock output
|
|
bit_offset: 17
|
|
bit_size: 5
|
|
- name: PLLQEN
|
|
description: PLLQCLK clock output enable
|
|
bit_offset: 24
|
|
bit_size: 1
|
|
- name: PLLQ
|
|
description: PLL VCO division factor Q for PLLQCLK clock output
|
|
bit_offset: 25
|
|
bit_size: 3
|
|
- name: PLLREN
|
|
description: PLLRCLK clock output enable
|
|
bit_offset: 28
|
|
bit_size: 1
|
|
- name: PLLR
|
|
description: PLL VCO division factor R for PLLRCLK clock output
|
|
bit_offset: 29
|
|
bit_size: 3
|