eZio Pan
|
dd7fb87c83
|
remove 32-bit fieldset from TIM
|
2024-02-28 16:33:52 +08:00 |
|
eZio Pan
|
d9353ac72e
|
tim fix: move BIE from GP16 to ADV
|
2024-02-28 16:29:03 +08:00 |
|
Dario Nieuwenhuis
|
c8698f3cd8
|
chiptool fmt.
|
2024-02-15 23:25:16 +01:00 |
|
eZio Pan
|
1045313d2c
|
update timer_v2
|
2024-02-15 20:42:08 +01:00 |
|
eZio Pan
|
e857389850
|
Add OR register.
OR1 is the same as OR. The content is different across chip serials. Leave entire register to HAL to parse.
OR2 and OR3 are just AF1 and AF2.
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
9fa345af29
|
add TIM_BASIC_NO_CR2, common part of TIM_BASIC and TIM_1CH_CMP
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
10a1a61bae
|
let TIM_ADV based on TIM_2CH_CMP
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
cd490fd7f3
|
let TIM_GP16 based on TIM_2CH
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
6b5e0c6b4e
|
add TIM_CORE, common part of TIM_BASIC and TIM_1CH
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
db6e501fd3
|
make 2CH_CMP based on 1CH_CMP
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
ab11ed85fb
|
remove redundant CCR fieldset, and bug fix
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
7518e37532
|
merge all TIMs into timer_v2
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
65a7e873c6
|
adv, gp16, gp32, basic merged
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
a3e7e74535
|
adv, gp16, gp32 merged
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
6eba236ede
|
adv, gp16 merged
|
2024-02-05 16:27:10 +08:00 |
|
eZio Pan
|
9ede4ad2c0
|
merging adv, gp16
|
2024-02-05 16:27:10 +08:00 |
|